The selected candidate will be responsible for ASIC & FPGA design on R&D program.
This engineer with have experience :
-Developing RTL in VHDL/Verilog/SystemVerilog
- Either : Lattice FPGAs IEEE-1588 (PTP)
- OR : Versal experience, DSP experience
Cross discipline collaboration with RTL Designers, Systems Architects, RF/Analog & Digital Circuit designers and ASIC/FPGA engineers to create leading edge products for future business growth, contributing to complex systems employing high speed networking concepts.
The selected candidate will also provide support and technical direction to junior engineers.
Overall contribution to simulation, verification, integration & test of complex, high speed products.
Preferred : onsite Denver CO. Will consider remote for the right candidate.
Nesco Resource offers a comprehensive benefits package for our associates, which includes a MEC (Minimum Essential Coverage) plan that encompasses Medical, Vision, Dental, 401K, and EAP (Employee Assistance Program) services.
Nesco Resource provides equal employment opportunities to all employees and applicants for employment and prohibits discrimination and harassment of any type without regard to race, color, religion, age, sex, national origin, disability status, genetics, protected veteran status, sexual orientation, gender identity or expression, or any other characteristic protected by federal, state, or local laws.